English
Language : 

IC61LV5128 Datasheet, PDF (7/9 Pages) Integrated Circuit Solution Inc – 512K x 8 HIGH-SPEED CMOS STATIC RAM
IC61LV5128
WRITE CYCLE SWITCHING CHARACTERISTICS(1,3) (Over Operating Range)
Symbol Parameter
-8
Min. Max.
-10
Min. Max.
-12
Min. Max.
-15
Min. Max. Unit
tWC Write Cycle Time
tSCE CE to Write End
8—
7—
10 —
8—
12 —
9—
15 — ns
10 — ns
tAW Address Setup Time
to Write End
7—
8—
9—
10 — ns
tHA Address Hold from Write End 0 —
0—
0—
0 — ns
tSA Address Setup Time
tPWE WE Pulse Width
0—
7—
0—
8—
0—
9—
0 — ns
10 — ns
tSD Data Setup to Write End
4.5 —
5—
6—
7 — ns
tHD Data Hold from Write End
tHZWE(2) WE LOW to High-Z Output
tLZWE(2) WE HIGH to Low-Z Output
0—
—4
3—
0—
—5
3—
0—
—6
3—
0 — ns
— 7 ns
3 — ns
Notes:
1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and
output loading specified in Figure 1a.
2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. The internal write time is defined by the overlap of CE LOW and WE LOW. All signals must be in valid states to initiate a Write,
but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling
edge of the signal that terminates the write.
AC WAVEFORMS
WRITE CYCLE NO. 1 (1,2 )(CE Controlled, OE is HIGH or LOW)
ADDRESS
CE
WE
DOUT
DIN
t WC
VALID ADDRESS
t SA
t SCE
t HA
DATA UNDEFINED
t AW
t PWE1
t PWE2
t HZWE
HIGH-Z
t LZWE
t SD
t HD
DATAIN VALID
Integrated Circuit Solution, Inc.
7
AHSR021-0A 09/11/2001