English
Language : 

GX434 Datasheet, PDF (8/9 Pages) Gennum Corporation – GX434 Monolithic 4x1 Video Multiplexer
2. Load Resistance Considerations
The GX434 crosspoint switch is optimised for load resistances
equal to or greater than 3 kΩ. Figure 8 shows the effect on the
differential gain and phase when the load resistance is varied
from 100 Ω to 100 kΩ.
10
ƒ= 3.58 MHz, 20 IRE
BLANKING LEVEL = 0V DC
1.0
dp
dg
0.1
0.01
0.001
100
1K
10K
RL (Ω)
100K
Fig. 8 dg/dp vs RL
The negative slew rate is dependant upon the output current
and load capacitance as shown below.
-SR = I + 3 mA
I ≤ 8 mA
CL
The current I is determined from the following equation:
I = -VEE R ≥ 1 k Ω
R
It is possible to increase the negative slew rate (-S.R.) and thus
the large signal bandwidth, by adding a resistance from the
output to - V . This resistor increases the output current above
EE
the 3 mA provided by the internal current generator and
increases the negative slew rate. The additional slew rate
improving resistance must not be less than 1kΩ in order to
prevent excessive currents in the output of the device. An
adverse effect of utilising this negative slew rate improving
resistor, is the increase in differential phase from typically
0.009° to 0.014°. Under these same conditions, the differential
gain drops from typically 0.033 % to 0.021 %.
+8V
1
IN 0
2
GND
3
IN 1
4
GND
IN 2 5
6
GND
7
IN 3
14
13
A0
12
A1
11
CS
10
9 NC
8
OUTPUT
R ≥ 1kΩ
-8V
Fig.9 Negative Slew Rate (-SR) Improvement
3. Multi-chip Considerations
Whenever multi-chip bus systems are to be used, the total
input and output capacitance must be carefully considered.
The input capacitance of an enabled crosspoint (chip selected),
is typically only 2 pF and increases slightly to 2.4 pF when the
chip is disabled. The total output capacitance when the chip
is disabled is approximately 15 pF per chip.
Usually the GX434 multiplexer switch is used in a matrix
configuration of (n x 1) crosspoints perhaps combined in an
(n x m) total routing matrix. This means for example, that four
ICs produce a 16 x 1 configuration and have a total output
capacitance of 4 x15 pF or 60 pF if all four chips are disabled.
For any one enabled crosspoint, the effective load capacitance
will be 3 x15 pF or 45 pF.
In a multi-input/multi-output matrix, it is important to consider
the total input bus capacitance. The higher the bus capacitance
and the more it varies from the ON to OFF condition, the more
difficult it is to maintain a wide frequency response and
constant drive from the input buffer. A 16 x 16 matrix using 64
ICs (16 x 4), would have a total input bus capacitance of 16 x
2.4 pF or 40 pF.
1
2
3
4
GX
414
GX
414
GX
414
GX
414
5
6
7
8
GX
414
GX
414
GX
414
GX
414
9
10
11
12
GX
414
GX
414
GX
414
GX
414
n
O UTP U T B U FF E R S
1
2
3
m
Fig.10 Multi-chip Connections
510 -34 -2
8