English
Language : 

MB15C103 Datasheet, PDF (6/16 Pages) Fujitsu Component Limited. – IF Band PLL Frequency Synthesizer
MB15C103
s FUNCTIONAL DESCRIPTIONS
Two different frequencies can be selected by DIV input “H” or “L”.
The divide ratios are calculated using the following equation:
fVCO = {(P x N) + A} x fOSC ÷ R (A < N)
Symbol
fvco
fosc
N
A
P
R
Description
Output frequency of external VCO
Reference oscillation frequency
Divide ratio of the main counter
Divide ratio of the swallow counter
Preset divide ratio of dual modulus
prescaler
Divide ratio of the reference counter
DIV = “H”
178.00 MHz
12.8 MHz
27
13
16/17
32 (fr = 400 kHz)
s PHASE DETECTOR TIME CHART
fr
DIV = “L”
129.55 MHz
12.8 MHz
161
15
16/17
256 (fr = 50 kHz)
fp
tWU
tWL
LD
DO
High impedance
Note: • Phase error detection range: –2π to +2π
• Pulses on Do output signal during locked state are output to prevent dead zone.
• LD output becomes low when phase is tWU or more. LD output becomes high when phase error is tWL or
less and continues to be so for three cycles or more.
• tWU and tWL depend on OSCIN input frequency.
tWU > 8/fosc (s) (e. g.tWU > 625.0ns, fosc = 12.8 MHz)
tWL < 16/fosc (s) (e. g. tWL < 1250.0ns, fosc = 12.8 MHz)
6