English
Language : 

MB86060 Datasheet, PDF (2/6 Pages) Fujitsu Component Limited. – 16-Bit Interpolating Digital to Analog Converter
June 2000 Version 1.2
FME/MS/SFDAC1/FL_1/4270
MB86060 16-Bit Interpolating Digital to Analog Converter
Functional Description
The MB86060 integrates a 12-bit 400MSa/s DAC with selectable front end processing to provide input
interpolation filtering, dither and noise shaping. Versatile interfacing via the 16-bit parallel CMOS data input
allows different system requirements to be accommodated, with either offset binary or 2’s complement data
formats selected by an input format control.
The device is manufactured in a 0.35µm advanced CMOS process with Triple Well extension giving
improved isolation between analog blocks and digital-analog.
g
Clk Select
CLK in (diff.)
2
Crystal
Lock
Mult mode
Delay line ctrl
Data CLK out
(diff.)
16
Data In
Data Format
2
Filter control
Reset
FML Mixed Signal
Clock
Multiplier
3
2
Clock Divider
[x2 slow]
x2
Dither
Generator
HP Filter
Programmable
Dithermay be
excluded from
final MP
devices
[x2 fast]
x2
3
16 Noise
Shaper
Dither
NS Enable
12
Bandgap
Reference
DAC
2
Over
DAC
Output
Shuffle
Control
MB86060 Functional Block Diagram
Converter Architecture
The MB86060 Interpolating DAC incorporates a number of novel design aspects that are subject to patent
applications. Key to its operation are the current sources where segmented, common centroid, interleaved
techniques for the most significant bits, as well as load matching ensure good linearity and low distortion
to at least the 12-bit level. In the switch elements tracking capacitance is minimised to improve settling,
while controlled rise and fall times improve SFDR performance. Finally the digital decoding uses a 3-
dimensional addressing approach to minimise propagation delays from latch to element.
Page 2 of 6
Copyright © 2000 Fujitsu Microelectronics Europe GmbH