English
Language : 

K22P80M50SF4 Datasheet, PDF (39/60 Pages) Freescale Semiconductor, Inc – K22 Sub-Family Data Sheet
Peripheral operating requirements and behaviors
Table 26. Comparator and 6-bit DAC electrical specifications (continued)
Symbol
IDAC6b
INL
DNL
Description
6-bit DAC current adder (enabled)
6-bit DAC integral non-linearity
6-bit DAC differential non-linearity
Min.
—
–0.5
–0.3
Typ.
7
—
—
Max.
—
0.5
0.3
Unit
μA
LSB3
LSB
1. Typical hysteresis is measured with input voltage range limited to 0.6 to VDD-0.6V.
2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN,
VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.
3. 1 LSB = Vreference/64
0.08
0.07
0.06
0.05
0.04
0.03
HYSTCTR
Setting
00
01
10
11
0.02
0.01
0
0.1 0.4 0.7 1 1.3 1.6 1.9 2.2 2.5 2.8 3.1
Vin level (V)
Figure 12. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)
K22 Sub-Family Data Sheet Data Sheet, Rev. 3, 08/2012.
Freescale Semiconductor, Inc.
39