English
Language : 

56F8367_07 Datasheet, PDF (29/184 Pages) Freescale Semiconductor, Inc – 16-bit Digital Signal Controllers
Signal Pins
Table 2-2 Signal and Package Information for the 160-Pin LQFP and MBGA (Continued)
Signal
Name
Pin
No.
Ball No.
Type
State
During
Reset
Signal Description
TRST
136
D9
Schmitt
Input, Test Reset — As an input, a low signal on this pin provides a
Input pulled high reset signal to the JTAG TAP controller. To ensure complete
internally hardware reset, TRST should be asserted whenever RESET is
asserted. The only exception occurs in a debugging environment
when a hardware device reset is required and the JTAG/EOnCE
module must not be reset. In this case, assert RESET, but do not
assert TRST.
To deactivate the internal pull-up resistor, set the JTAG bit in the
SIM_PUDR register.
Note: For normal operation, connect TRST directly to VSS. If the
design is to be used in a debugging environment, TRST may be tied to
VSS through a 1K resistor.
PHASEA0 155
A2
Schmitt
Input, Phase A — Quadrature Decoder 0, PHASEA input
Input
pull-up
enabled
(TA0)
Schmitt
TA0 — Timer A, Channel 0
Input/
Output
(GPIOC4)
Schmitt
Input/
Output
Port C GPIO — This GPIO pin can be individually programmed
as an input or output pin.
After reset, the default state is PHASEA0.
To deactivate the internal pull-up resistor, clear bit 4 of the
GPIOC_PUR register.
PHASEB0 156
B4
Schmitt
Input, Phase B — Quadrature Decoder 0, PHASEB input
Input
pull-up
enabled
(TA1)
Schmitt
TA1 — Timer A, Channel
Input/
Output
(GPIOC5)
Schmitt
Input/
Output
Port C GPIO — This GPIO pin can be individually programmed
as an input or output pin.
After reset, the default state is PHASEB0.
To deactivate the internal pull-up resistor, clear bit 5 of the
GPIOC_PUR register.
56F8367 Technical Data, Rev. 8
Freescale Semiconductor
29
Preliminary