English
Language : 

NDT455N Datasheet, PDF (1/10 Pages) Fairchild Semiconductor – N-Channel Enhancement Mode Field Effect Transistor
July 1996
NDT455N
N-Channel Enhancement Mode Field Effect Transistor
General Description
These N-Channel logic level enhancement mode power field
effect transistors are produced using Fairchild's proprietary, high
cell density, DMOS technology. This very high density process
is especially tailored to minimize on-state resistance, provide
superior switching performance, and withstand high energy
pulses in the avalanche and commutation modes. These devices
are particularly suited for low voltage applications such as DC
motor control and DC/DC conversion where fast switching, low
in-line power loss, and resistance to transients are needed.
Features
11.5 A, 30 V. RDS(ON) = 0.015 Ω @ VGS = 10 V
RDS(ON) = 0.02 Ω @ VGS = 4.5 V.
High density cell design for extremely low RDS(ON).
High power and current handling capability in a widely used
surface mount package.
________________________________________________________________________________
D
G
D
S
Absolute Maximum Ratings TA = 25°C unless otherwise noted
Symbol Parameter
VDSS
Drain-Source Voltage
VGSS
Gate-Source Voltage
ID
Drain Current - Continuous
- Pulsed
(Note 1a)
PD
Maximum Power Dissipation
(Note 1a)
(Note 1b)
(Note 1c)
TJ,TSTG Operating and Storage Temperature Range
THERMAL CHARACTERISTICS
RθJA
RθJC
Thermal Resistance, Junction-to-Ambient
Thermal Resistance, Junction-to-Case
(Note 1a)
(Note 1)
© 1997 Fairchild Semiconductor Corporation
D
G
S
NDT455N
30
20
± 11.5
± 40
3
1.3
1.1
-65 to 150
42
12
Units
V
V
A
W
°C
°C/W
°C/W
NDT455N Rev.F