English
Language : 

NDP6020 Datasheet, PDF (1/12 Pages) Fairchild Semiconductor – N-Channel Logic Level Enhancement Mode Field Effect Transistor
November 1996
NDP6020 / NDB6020
N-Channel Logic Level Enhancement Mode Field Effect Transistor
General Description
Features
These logic level N-Channel enhancement mode power
field effect transistors are produced using National's
proprietary, high cell density, DMOS technology. This
very high density process has been especially tailored
to minimize on-state resistance, provide superior
switching performance, and withstand high energy
pulses in the avalanche and commutation modes.
These devices are particularly suited for low voltage
applications such as automotive, DC/DC converters,
PWM motor controls, and other battery powered
circuits where fast switching, low in-line power loss,
and resistance to transients are needed.
35
A,
20
V.
RDS(ON)
RDS(ON)
=
=
0.023
0.028
Ω
Ω
@
@
VGS=
VGS=
4.5
2.7
V
V.
Critical DC electrical parameters specified at elevated
temperature.
Rugged internal source-drain diode can eliminate the need
for an external Zener diode transient suppressor.
175°C maximum junction temperature rating.
High density cell design for extremely low RDS(ON).
TO-220 and TO-263 (D2PAK) package for both through
hole and surface mount applications.
_______________________________________________________________________________
D
G
S
Absolute Maximum Ratings TC = 25°C unless otherwise noted
Symbol Parameter
NDP6020
VDSS
Drain-Source Voltage
VDGR
Drain-Gate Voltage (RGS < 1 MΩ)
VGSS
Gate-Source Voltage - Continuous
ID
Drain Current - Continuous
- Pulsed
PD
Total Power Dissipation @ TC = 25°C
Derate above 25°C
TJ,TSTG Operating and Storage Temperature Range
20
20
±8
35
100
60
0.4
-65 to 175
NDB6020
Units
V
V
V
A
W
W/°C
°C
© 1997 Fairchild Semiconductor Corporation
NDP6020 Rev.C