English
Language : 

DM74LS75 Datasheet, PDF (1/5 Pages) Fairchild Semiconductor – Quad Latch
August 1986
Revised March 2000
DM74LS75
Quad Latch
General Description
These latches are ideally suited for use as temporary stor-
age for binary information between processing units and
input/output or indicator units. Information present at a data
(D) input is transferred to the Q output when the enable is
HIGH, and the Q output will follow the data input as long as
the enable remains HIGH. When the enable goes LOW, the
information (that was present at the data input at the time
the transition occurred) is retained at the Q output until the
enable is permitted to go HIGH.
These latches feature complementary Q and Q outputs
from a 4-bit latch, and are available in 16-pin packages.
Ordering Code:
Order Number Package Number
Package Description
DM74LS75M
M16A
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow
DM74LS75N
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Diagram
Connection Diagram
(Each Latch)
Function Table (Each Latch)
Inputs
Outputs
D
Enable
Q
Q
L
H
L
H
H
H
H
L
X
L
Q0
Q0
H = HIGH Level
L = LOW Level
X = Don't Care
Q0 = The Level of Q Before the HIGH-to-LOW Transition of ENABLE
© 2000 Fairchild Semiconductor Corporation DS006374
www.fairchildsemi.com