English
Language : 

CD4070BC Datasheet, PDF (1/5 Pages) Fairchild Semiconductor – Quad 2-Input EXCLUSIVE-OR Gate
October 1987
Revised January 1999
CD4070BC
Quad 2-Input EXCLUSIVE-OR Gate
General Description
The CD4070BC employs complementary MOS (CMOS)
transistors to achieve wide power supply operating range,
low power consumption, and high noise margin, the
CD4070BC provide basic functions used in the implemen-
tation of digital integrated circuit systems. The N- and P-
channel enhancement mode transistors provide a symmet-
rical circuit with output swing essentially equal to the supply
voltage. No DC power other than that caused by leakage
current is consumed during static condition. All inputs are
protected from damage due to static discharge by diode
clamps to VDD and VSS.
Features
s Wide supply voltage range: 3.0V to 15V
s High noise immunity: 0.45 VDD typ.
s Low power TTL compatibility:
Fan out of 2 driving 74L or 1 driving 74LS
s Pin compatible to CD4030A
Equivalent to MM74C86 and MC14070B
Ordering Code:
Order Number Package Number
Package Description
CD4070BCM
M14A
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150” Narrow Body
CD4070BCN
N14A
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram
Truth Table
Pin Assignments for SOIC and DIP
Inputs
A
B
L
L
L
H
H
L
H
H
Outputs
Y
L
H
H
L
Top View
© 1999 Fairchild Semiconductor Corporation DS005976.prf
www.fairchildsemi.com