English
Language : 

XRT91L31IQ-F Datasheet, PDF (6/41 Pages) Exar Corporation – STS-12/STM-4 OR STS-3/STM-1 SONET/SDH TRANSCEIVER
XRT91L31
STS-12/STM-4 OR STS-3/STM-1 SONET/SDH TRANSCEIVER
PIN DESCRIPTIONS
REV. 1.0.2
PIN DESCRIPTION
NAME
LEVEL
RESET
LVTTL,
LVCMOS
STS12/STS3
LVTTL,
LVCMOS
CMUFREQSEL
LVTTL,
LVCMOS
CDR_BW/VDD
LVTTL,
LVCMOS
TABLE 2: HARDWARE CONTROL
TYPE
I
I
I
I
PIN
DESCRIPTION
1
Master Reset Input
Active "High." When this pin is pulled "High" , the internal state
machines are set to their default state.
"Low" = Normal Operation
"High" = Master Hardware Reset
59 Data Rate Selection
Selects SONET/SDH transmission and reception speed rate
"Low" = STS-3/STM-1 155.52 Mbps
"High" = STS-12/STM-4 622.08 Mbps
3
Clock Multiplier Unit Reference Frequency Select
This pin is used to select the frequency of the REFCLKP/N or
TTLREFCLK input to the CMU.
"Low" = 77.76 MHz reference clock
"High" = 19.44 MHz reference
clock
CMU-
FREQSEL
0
0
1
1
STS12/
STS3
0
1
0
1
REFCLKP/N OR
TTLREFCLK
REFERENCE
FREQUENCY
77.76 MHz
77.76 MHz
19.44 MHz
19.44 MHz
DATA RATE
STS-3/STM-1
155.52 Mbps
STS-12/STM-4
622.08 Mbps
STS-3/STM-1
155.52 Mbps
STS-12/STM-4
622.08 Mbps
NOTE: REFCLKP/N or TTLREFCLK input should be generated
from an LVPECL/LVTTL crystal oscillator which has a
frequency accuracy better than 20ppm in order for the
transmitted data rate frequency to have the necessary
accuracy required for SONET systems..
15 CDR Bandwidth Select
This pin is used to select the CDR Bandwidth
"Low" = Narrow BW, (Meets SONET jitter transfer requirement)
"High" (VDD) = Wide Band Width.
6