English
Language : 

U63764 Datasheet, PDF (8/14 Pages) List of Unclassifed Manufacturers – CapStore 8K x 8 nvSRAM
U63764
PowerStore and automatic Power Up RECALL
5.0 V
VSWITCH
VCC
PowerStore
Power Up
RECALL
W
DQi
(24)
tRESTORE
t
tPDSTORE
(25)
(24)
tRESTORE
tDELAY
POWER UP BROWN OUT
RECALL
NO STORE
(NO SRAM WRITES)
BROWN OUT
PowerStore
No.
Software Controlled STORE/
RECALL Cyclek, o
27 STORE/RECALL Initiation Time
28 Chip Enable to Output Inactivep
29 STORE Cycle Timeq
30 RECALL Cycle Timer
31 Address Setup to Chip Enables
32 Chip Enable Pulse Widths, t
33 Chip Disable to Address Changes
Symbol
Alt.
tAVAV
tELQZ
tELQXS
tELQXR
tAVELN
tELEHN
tEHAXN
IEC
tcR
tdis(E)SR
td(E)S
td(E)R
tsu(A)SR
tw(E)SR
th(A)SR
Min.
70
0
60
0
Max.
Unit
ns
600
ns
10
ms
20
μs
ns
ns
ns
o: The software sequence is clocked with E controlled READs.
p: Once the software controlled STORE or RECALL cycle is initiated, it completes automatically, ignoring all inputs.
q: Note that STORE cycles (but not RECALL) are inhibited by VCC < VSWITCH (STORE inhibit).
r: An automatic RECALL also takes place at power up, starting when VCC exceeds VSWITCH and takes tRESTORE. VCC must not drop below
VSWITCH once it has been exceeded for the RECALL to function properly.
s: Noise on the E pin may trigger multiple READ cycles from the same address and abort the address sequence.
t: If the Chip Enable Pulse Width is less than ta(E) (see Read Cycle) but greater than or equal tw(E)SR, than the data may not be valid at
the end of the low pulse, however the STORE or RECALL will still be initiated.
STK Control #ML0055
8
Rev 1.0
March 31, 2006