English
Language : 

MK2302S-01 Datasheet, PDF (1/6 Pages) List of Unclassifed Manufacturers – Multiplier and Zero Delay Buffer
MK2302S-01
Multiplier and Zero Delay Buffer
Description
The MK2302S-01is a high performance Zero Delay
Buffer (ZDB) which integrates ICS’ proprietary
analog/digital Phase Locked Loop (PLL) techniques.
The chip is part of ICS’ ClockBlocksTM family and was
designed as a performance upgrade to meet today’s
higher speed and lower voltage requirements. The zero
delay feature means that the rising edge of the input
clock aligns with the rising edges of both output clocks,
giving the appearance of no delay through the device.
There are two outputs on the chip, one being a
low-skew divide by two of the other output.
The MK2302S-01 is ideal for synchronizing outputs in a
large variety of systems, from personal computers to
data communications to graphics/video. By allowing
off-chip feedback paths, the device can eliminate the
delay through other devices.
Features
• 8 pin SOIC package
• Low input to output skew of 250ps max
• Absolute jitter ± 500ps
• Propagation Delay ± 350ps
• Ability to choose between different multipliers from
0.5X to 16X
• Output clock frequency up to 133 MHz at 3.3V
• Can recover degraded input clock duty cycle
• Output clock duty cycle of 45/55
• Full CMOS clock swings with 25mA drive capability
at TTL levels
• Advanced, low power CMOS process
• Operating voltage of 3.3V or 5V
• Industrial temperature version available
Block Diagram
IC L K
S1:0
F B IN
d iv id e
by N
Phase
D etector,
Charge
Pum p,
and Loop
F ilte r
VCO
/2
CLK1
CLK2
External feedback can com e from C LK 1 or C LK2 (see table on page 2)
MDS 2302S-01 B
1
Revision 070803
Integrated Circuit Systems, Inc. ● 525 Race Street, San Jose, CA 95126 ● tel (408) 295-9800 ● www.icst.com