English
Language : 

AS6UA25616 Datasheet, PDF (1/9 Pages) List of Unclassifed Manufacturers – 2.3V to 3.6V 256K×16 Intelliwatt™ low-power CMOS SRAM with one chip enable
October 2000
AS6UA25616
®
2.3V to 3.6V 256K×16 Intelliwatt™ low-power CMOS SRAM with one chip enable
‘Features
• AS6UA25616
• Intelliwatt™ active power circuitry
• Industrial and commercial temperature ranges available
• Organization: 262,144 words x 16 bits
• 2.7V to 3.6V at 55 ns
• 2.3V to 2.7V at 70 ns
• Low power consumption: ACTIVE
- 114 mW at 3.6V and 55 ns
- 68 mW at 2.7V and 70 ns
• Low power consumption: STANDBY
- 72 µW max at 3.6V
- 41 µW max at 2.7V
• 1.2V data retention
• Equal access and cycle times
• Easy memory expansion with CS, OE inputs
• Smallest footprint packages
- 48-ball FBGA
- 400-mil 44-pin TSOP II
• ESD protection ≥ 2000 volts
• Latch-up current ≥ 200 mA
Logic block diagram
A0
A1
A2
A3
A4
A6
A7
A8
A12
A13
I/O1–I/O8
I/O9–I/O16
I/O
buffer
WE
UB
OE
LB
CS
Selection guide
Min
Product
(V)
AS6UA25616
2.7
AS6UA25616
2.3
VCC
256K × 16
VSS
Array
(4,194,304)
Control circuit
Column decoder
Pin arrangement (top view)
44-pin 400-mil TSOP II
A4 1 44
A3 2 43
A2 3 42
A1 4 41
A0 5 40
CS 6 39
I/O1
7
38
I/O2
8
37
I/O3
9
36
I/O4
10 35
I/VOVC5SCS
11
12
13
34
33
32
I/O6
14 31
I/O7
15 30
I/O8
16 29
WE 17 28
A17 18 27
A16 19 26
A15 20 25
A14 21 24
A13 22 23
A5
A6
A7
OE
UB
LB
I/O16
I/O15
I/O14
I/O13
VVI/OSCSC12
I/O11
I/O10
I/O9
NC
A8
A9
A10
A11
A12
VCC Range
Typ2
Max
(V)
(V)
3.0
3.6
2.5
2.7
48-CSP Ball-Grid-Array Package
123456
A LB OE A0 A1 A2 NC
B I/O9 UB A3 A4 CS I/O1
C I/O10 I/O11 A5 A6 I/O2 I/O3
D VSS I/O12 A17 A7 I/O4 VCC
E VCC I/O13 NC A16 I/O5 VSS
F I/O15 I/O14 A14 A15 I/O6 I/O7
G I/O16 NC A12 A13 WE I/O8
H NC A8 A9 A10 A11 NC
Speed
(ns)
55
70
Power Dissipation
Operating (ICC)
Max (mA)
Standby (ISB1)
Max (µA)
2
20
1
15
10/6/00
ALLIANCE SEMICONDUCTOR
1
Copyright ©2000 Alliance Semiconductor. All rights reserved.