English
Language : 

CYW20713 Datasheet, PDF (37/52 Pages) Cypress Semiconductor – Bluetooth 4.0 + EDR compliant
PRELIMINARY
CYW20713
8.3 Timing and AC Characteristics
In this section, use the numbers listed in the reference column to interpret the timing diagrams.
8.3.1 Startup Timing
There are two basic startup scenarios. In one scenario, the chip startup and firmware boot is held off while the RST_N pin is asserted.
In the second scenario, the chip startup and firmware boot is directly triggered by the chip power-up. In this case, an internal power-
on reset (POR) is held for a few ms, after which the chip commences startup.
The global reset signal in the CYW20713 is a logical OR (actually a wired AND, since the signals are active low) of the RST_N input
and the internal POR signals. The last signal to be released determines the time at which the chip is released from reset. The POR
is typically asserted for 3 ms after VDDC crosses the 0.8V threshold, but it may be as soon as 1.5 ms after this event.
After the chip is released from reset, both startup scenarios follow the same sequence, as follows:
5. After approximately 120 s, the CLK_REQ (GPIO_5) signal is asserted.
6. The chip remains in sleep state for a minimum of 4.2 ms.
7. If present, the TCXO and LPO clocks must be oscillating by the end of the 4.2 ms period.
If a TCXO clock is not in the system, a crystal is assumed to be present at the XIN and XOUT pins. If an LPO clock is not used, the
firmware will detect the absence of a clock at the LPO_IN lead and use the internal LPO clock instead.
Figure 10 and Figure 11 on page 38 illustrate the two startup timing scenarios.
Figure 10. Startup Timing from RST_N
VDDIO, VBAT, REG_EN*
trampmax = 200 μs
VREG
VDDC > 0.8V
t = 300 μs
RST_N
GPIO5 (CLK_REQ)
TCXO
LPO
t = 64 to 171 μs
tmax = 4.2 ms
Document Number: 002-14806 Rev. *C
Page 37 of 52