English
Language : 

CY7C1474V33 Datasheet, PDF (19/28 Pages) Cypress Semiconductor – 72-Mbit (2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL Architecture
PRELIMINARY
CY7C1470V33
CY7C1472V33
CY7C1474V33
Maximum Ratings
(Above which the useful life may be impaired. For user guide-
lines, not tested.)
Storage Temperature ................................. –65°C to +150°C
Ambient Temperature with
Power Applied............................................. –55°C to +125°C
Supply Voltage on VDD Relative to GND........ –0.5V to +4.6V
DC to Outputs in Tri-State ................... –0.5V to VDDQ + 0.5V
DC Input Voltage....................................–0.5V to VDD + 0.5V
Current into Outputs (LOW)......................................... 20 mA
Static Discharge Voltage.......................................... > 2001V
(per MIL-STD-883, Method 3015)
Latch-up Current.................................................... > 200 mA
Operating Range
Range
Ambient
Temperature
Commercial 0°C to +70°C
Industrial -40°C to +85°C
VDD
3.3V –
5%/+10%
VDDQ
2.5V – 5%
to VDD
Electrical Characteristics Over the Operating Range[13, 14]
Parameter
Description
Test Conditions
Min.
VDD
VDDQ
VOH
VOL
VIH
VIL
IX
Power Supply Voltage
I/O Supply Voltage
Output HIGH Voltage
Output LOW Voltage
Input HIGH Voltage[13]
Input LOW Voltage[13]
Input Load Current ex-
cept ZZ and MODE
VDDQ = 3.3V
VDDQ = 2.5V
VDD = Min., IOH = −4.0 mA, VDDQ = 3.3V
VDD = Min., IOH= −1.0 mA, VDDQ = 2.5V
VDD = Min., IOL= 8.0 mA, VDDQ = 3.3V
VDD = Min., IOL= 1.0 mA, VDDQ = 2.5V
VDDQ = 3.3V
VDDQ = 2.5V
VDDQ = 3.3V
VDDQ = 2.5V
GND ≤ VI ≤ VDDQ
3.135
3.135
2.375
2.4
2.0
2.0
1.7
–0.3
–0.3
–5
Input Current of MODE Input = VSS
–5
Input = VDD
Input Current of ZZ
Input = VSS
–30
Input = VDD
IOZ
Output Leakage Current GND ≤ VI ≤ VDDQ, Output Disabled
–5
IDD
VDD Operating Supply VDD = Max., IOUT = 0 mA,
4.0-ns cycle, 250 MHz
f = fMAX = 1/tCYC
5.0-ns cycle, 200 MHz
6.0-ns cycle, 167 MHz
ISB1
Automatic CE
Max. VDD, Device Deselected, 4.0-ns cycle, 250 MHz
Power-down
VIN ≥ VIH or VIN ≤ VIL, f = fMAX = 5.0-ns cycle, 200 MHz
Current—TTL Inputs 1/tCYC
6.0-ns cycle, 167 MHz
ISB2
Automatic CE
Max. VDD, Device Deselected, All speed grades
Power-down
VIN ≤ 0.3V or VIN > VDDQ − 0.3V,
Current—CMOS Inputs f = 0
ISB3
Automatic CE
Max. VDD, Device Deselected, 4.0-ns cycle, 250 MHz
Power-down
Current—CMOS Inputs
VIN ≤ 0.3V or VIN > VDDQ − 0.3V,
f = fMAX = 1/tCYC
5.0-ns cycle, 200 MHz
6.0-ns cycle, 167 MHz
ISB4
Automatic CE
Max. VDD, Device Deselected, All speed grades
Power-down
VIN ≥ VIH or VIN ≤ VIL, f = 0
Current—TTL Inputs
Shaded areas contain advance information.
Notes:
13. Overshoot: VIH(AC) < VDD +1.5V (Pulse width less than tCYC/2), undershoot: VIL(AC)> –2V (Pulse width less than tCYC/2).
14. TPower-up: Assumes a linear ramp from 0V to VDD (min.) within 200 ms. During this time VIH < VDD and VDDQ < VDD.
Max.
3.6
VDD
2.625
0.4
0.4
VDD + 0.3V
VDD + 0.3V
0.8
0.7
5
30
5
5
500
500
450
245
245
245
120
245
245
245
135
Unit
V
V
V
V
V
V
V
V
V
V
V
µA
µA
µA
µA
µA
µA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
Document #: 38-05289 Rev. *E
Page 19 of 28