English
Language : 

CY7C1416AV18_06 Datasheet, PDF (19/28 Pages) Cypress Semiconductor – 36-Mbit DDR-II SRAM 2-Word Burst Architecture
Power-Up Sequence in DDR-II SRAM[13, 14]
DDR-II SRAMs must be powered up and initialized in a
predefined manner to prevent undefined operations.
Power-Up Sequence
• Apply power and drive DOFF LOW (All other inputs can be
HIGH or LOW)
— Apply VDD before VDDQ
— Apply VDDQ before VREF or at the same time as VREF
• After the power and clock (K, K, C, C) are stable take DOFF
HIGH
• The additional 1024 cycles of clocks are required for the
DLL to lock
Power-up Waveforms
CY7C1416AV18
CY7C1427AV18
CY7C1418AV18
CY7C1420AV18
DLL Constraints
• DLL uses either K or C clock as its synchronizing input.The
input should have low phase jitter, which is specified as
tKC Var
• The DLL will function at frequencies down to 80 MHz
• If the input clock is unstable and the DLL is enabled, then
the DLL may lock to an incorrect frequency, causing
unstable SRAM behavior
K
K
VDD/ VDDQ
Unstable Clock
> 1024 Stable clock
Clock Start (Clock Starts after VDD / VDDQ Stable)
VDD / VDDQ Stable (< +/- 0.1V DC per 50ns )
DOFF
Fix High (or tied to VDDQ)
Notes:
13. It is recommended that the DOFF pin be pulled HIGH via a pull up resistor of 1 Kohm.
14. During Power-Up, when the DOFF is tied HIGH, the DLL gets locked after 1024 cycles of stable clock.
Start Normal
Operation
Document Number: 38-05616 Rev. *D
Page 19 of 28
[+] Feedback