English
Language : 

CYF1018V_12 Datasheet, PDF (16/29 Pages) Cypress Semiconductor – 18/36/72-Mbit Programmable 2-Queue FIFOs
CYF1018V
CYF1036V
CYF1072V
Switching Characteristics
Over the operating Range
Parameter
Description
tPU
tS
tS
tA
tCLK
tCLKH
tCLKL
tDS
tDH
tQS
tQH
tENS
tENH
tENS_SI
tENH_SI
tRATE_SPI
tRS
tPZS
tPZH
tRSF
tPRT
Power-up time after all supplies reach minimum value
Clock cycle frequency
Clock cycle frequency
Data access time
Clock cycle time
Clock high time
Clock low time
Data setup time
Data hold time
RQSEL0 and WQSEL0 setup time
RQSEL0 and WQSEL0 hold time
Enable setup time
Enable hold time
Setup time for SPI_SI and SPI_SEN pin
Hold time for SPI_SI and SPI_SEN pin
Frequency of SPI_SCLK
Reset pulse width
Port size select to MRS setup time
MRS to port size select hold time
Reset to flag output time
Retransmit pulse width
tOLZ
tOE
tOHZ
tWFF
tREF
tPLL
tRATE_JTAG
tS_JTAG
tH_JTAG
tCO_JTAG
Output enable to output in Low Z
Output enable to output valid
Output enable to output in High Z
Write clock to FF
Read clock to EF
Time required to synchronize PLL
JTAG TCK cycle time
Setup time for JTAG TMS,TDI
Hold time for JTAG TMS,TDI
JTAG TCK low to TDO valid
3.3 V LVCMOS
1.8 V LVCMOS
-100
Min
Max
–
2
24
100
24
100
–
10
10
41.67
4.5
–
4.5
–
3
–
3
–
3
–
3
–
3
–
3
–
5
–
5
–
–
25
100
–
25
–
25
–
–
50
5
–
4
15
–
15
–
15
–
9
–
9
–
1024
100
–
8
–
8
–
–
20
Unit
ms
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
MHz
ns
ns
ns
ns
RCLK
cycles
ns
ns
ns
ns
ns
cycles
ns
ns
ns
ns
Document Number: 001-68321 Rev. *C
Page 16 of 29