English
Language : 

CY7C1425KV18_13 Datasheet, PDF (12/33 Pages) Cypress Semiconductor – 36-Mbit QDR® II SRAM Two-Word Burst Architecture
CY7C1425KV18
CY7C1412KV18
CY7C1414KV18
Write Cycle Descriptions
The write cycle description table for CY7C1425KV18 follow. [9, 10]
BWS0 K K
Comments
L L–H – During the data portion of a write sequence, the single byte (D[8:0]) is written into the device.
L
– L–H During the data portion of a write sequence, the single byte (D[8:0]) is written into the device.
H L–H – No data is written into the device during this portion of a write operation.
H
– L–H No data is written into the device during this portion of a write operation.
Write Cycle Descriptions
The write cycle description table for CY7C1414KV18 follow. [9, 11]
BWS0 BWS1 BWS2 BWS3 K
L
L
L
L L–H
K
Comments
– During the data portion of a write sequence, all four bytes (D[35:0]) are written into
the device.
L
L
L
L
– L–H During the data portion of a write sequence, all four bytes (D[35:0]) are written into
the device.
L
H
H
H L–H – During the data portion of a write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] remains unaltered.
L
H
H
H
– L–H During the data portion of a write sequence, only the lower byte (D[8:0]) is written
into the device. D[35:9] remains unaltered.
H
L
H
H L–H – During the data portion of a write sequence, only the byte (D[17:9]) is written into the
device. D[8:0] and D[35:18] remains unaltered.
H
L
H
H
– L–H During the data portion of a write sequence, only the byte (D[17:9]) is written into the
device. D[8:0] and D[35:18] remains unaltered.
H
H
L
H L–H – During the data portion of a write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] remains unaltered.
H
H
L
H
– L–H During the data portion of a write sequence, only the byte (D[26:18]) is written into
the device. D[17:0] and D[35:27] remains unaltered.
H
H
H
L L–H – During the data portion of a write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] remains unaltered.
H
H
H
L
– L–H During the data portion of a write sequence, only the byte (D[35:27]) is written into
the device. D[26:0] remains unaltered.
H
H
H
H L–H – No data is written into the device during this portion of a write operation.
H
H
H
H
– L–H No data is written into the device during this portion of a write operation.
Notes
9. X = “Don't Care,” H = Logic HIGH, L = Logic LOW, represents rising edge.
10.
Is
of
based on a write
a write cycle, as
cycle that was initiated in accordance with the Write Cycle
long as the setup and hold requirements are achieved.
Descriptions
table.
BWS0,
BWS1,
BWS2,
and
BWS3
can
be
altered
on
different
portions
11.
Is
of
based on a write
a write cycle, as
cycle that was initiated in accordance with the Write Cycle
long as the setup and hold requirements are achieved.
Descriptions
table.
BWS0,
BWS1,
BWS2,
and
BWS3
can
be
altered
on
different
portions
Document Number: 001-57825 Rev. *I
Page 12 of 33