English
Language : 

CY7C43642AV Datasheet, PDF (1/30 Pages) Cypress Semiconductor – 3.3V 1K/4K/16K x36 x2 Bidirectional Synchronous FIFO
CY7C43642AV
CY7C43662AV
CY7C43682AV
3.3V 1K/4K/16K x36 x2 Bidirectional
Synchronous FIFO
Features
• 3.3V high-speed, low-power, bidirectional, First-In
First-Out (FIFO) memories
• 1K ×36 ×2 (CY7C43642AV)
• 4K x36 x2 (CY7C43662AV)
• 16K x36 x2 (CY7C43682AV)
• 0.25-micron CMOS for optimum speed/power
• High-speed 133-MHz operation (7.5-ns Read/Write
cycle times)
Logic Block Diagram
• Low power
— ICC = 60 mA
— ISB = 10 mA
• Fully asynchronous and simultaneous Read and Write
operations permitted
• Mailbox bypass register for each FIFO
• Parallel Programmable Almost Full and Almost Empty
flags
• Retransmit function
• Standard or FWFT user-selectable mode
• 120-pin TQFP package
• Easily expandable in width and depth
CLKA
CSA
W/RA
ENA
MBA
RT2
MRST1
FFA/IRA
AFA
FS0
FS1
A0–35
EFA/ORA
AEA
Port A
Control
Logic
FIFO1,
Mail1
Reset
Logic
MBF2
Mail1
Register
1K/4K/16K
× 36
Dual Ported
Memory
(FIFO1)
Write
Pointer
Read
Pointer
Status
Flag Logic
Programmable
Flag Offset
Registers
Timing
Mode
Status
Flag Logic
Write
Pointer
Read
Pointer
1K/4K/16K
× 36
Dual Ported
Memory
(FIFo2)
Mail2
Register
Port B
Control
Logic
MBF1
CLKB
CSB
W/RB
ENB
MBB
RT1
EFB/ORB
AEB
B0–35
FWFT/STAN
FFB/IRB
AFB
FIFO2,
Mail2
Reset
Logic
MRST2
Cypress Semiconductor Corporation • 3901 North First Street • San Jose • CA 95134 • 408-943-2600
Document #: 38-06020 Rev. *C
Revised December 26, 2002