English
Language : 

CY29658 Datasheet, PDF (1/7 Pages) Cypress Semiconductor – 2.5V or 3.3V 200-MHz 10-Output Zero Delay Buffer
CY29658
2.5V or 3.3V 200-MHz 10-Output Zero Delay Buffer
Features
• Output frequency range: 50 MHz to 200 MHz
• Input frequency range: 50 MHz to 200 MHz
• 2.5V or 3.3V operation
• Ten clock outputs: drive up to 20 clock lines
• One Feedback output
• LVPECL reference clock input
• 150-ps max output-output skew
• Phase-locked loop (PLL) bypass mode
• Spread Aware™
• Output enable/disable
• Pin-compatible with MPC9658 and MPC958
• Industrial temperature range: –40°C to +85°C
• 32-Pin 1.0mm TQFP package
Block Diagram
Description
The CY29658 is a low-voltage high-performance 200-MHz
PLL-based zero delay buffer designed for high-speed clock
distribution applications. The CY29658 features an LVPECL
reference clock input and provides ten outputs plus one
feedback output. VCO output divides by two or four per
VCO_SEL setting (see Function Table). Each
LVCMOS-compatible output can drive 50Ω series- or
parallel-terminated transmission lines. For series-terminated
transmission lines, each output can drive one or two traces
giving the device an effective fanout of 1:20.
The PLL is ensured stable given that the VCO is configured to
run between 200 MHz to 500 MHz. This allows a wide range
of output frequencies from 50 MHz to 200 MHz. For normal
operation, the external feedback input, FB_IN, is connected to
the feedback output, FB_OUT. The internal VCO is running at
multiples of the input reference clock set by the feedback
divider (see Frequency Table).
When PLL_EN is LOW, PLL is bypassed and the reference
clock directly feeds the output dividers. This mode is fully static
and the minimum input clock frequency specification does not
apply. When BYPASS# is set LOW, PLL and output dividers
are bypassed resulting in a 1:11 LVPECL to LVCMOS high
performance fanout buffer. For normal PLL operation, both
PLL_EN and BYPASS# are set HIGH.
Pin Configuration
PECL_CLK
PECL_CLK#
FB_IN
VCO_SEL
BYPASS#
MR/OE#
PLL_EN
Phase
Detector
VCO
200-480M
LPF
/2
/2
FB_OUT
Q(0:8)
Q9
AVDD
FB_IN
BYPASS#
PLL_EN
M R /O E#
PECL_CLK
PECL_CLK#
AVSS
1
24 Q2
2
23 VDDQ
3
22 Q3
4
5
CY29658
21
20
VSS
Q4
6
19 VDDQ
7
18 Q5
8
17 VSS
Cypress Semiconductor Corporation • 3901 North First Street • San Jose, CA 95134 • 408-943-2600
Document #: 38-07478 Rev. **
Revised May 14, 2003