|
CY24271_11 Datasheet, PDF (1/16 Pages) Cypress Semiconductor – Rambus XDR™ Clock Generator | |||
|
CY24271
Rambusï¢ XDR⢠Clock Generator
Rambus(R) XDR⢠Clock Generator
Features
â Meets Rambusï¢ Extended Data Rate (XDRâ¢) clocking
requirements
â 25 ps typical cycle-to-cycle jitter
â 135 dBc/Hz typical phase noise at 20 MHz offset
â 100 or 133 MHz differential clock input
Logic Block Diagram
/B YPA SS
Bypass
MUX
REFCLK,REFC LKB
PLL
â 300â800 MHz high speed clock support
â Quad (open drain) differential output drivers
â Supports frequency multipliers: 3, 4, 5, 6, 8, 9/2, 15/2, and 15/4
â Spread Awareâ¢
â 2.5 V operation
â 28-pin TSSOP package
EN
EN
RegA
EN
RegB
EN
RegC
EN
RegD
CLK0
CLK0B
CLK1
CLK1B
CLK2
CLK2B
CLK3
CLK3B
SCL
SDA
ID 0
ID 1
Cypress Semiconductor Corporation ⢠198 Champion Court
Document Number: 001-00411 Rev. *C
⢠San Jose, CA 95134-1709 ⢠408-943-2600
Revised February 4, 2011
[+] Feedback
|
▷ |