English
Language : 

CY23S08 Datasheet, PDF (1/8 Pages) Cypress Semiconductor – 3.3V Zero Delay Buffer
PRELIMINARY
CY23S08
3.3V Zero Delay Buffer
Features
• Zero input-output propagation delay, adjustable by
capacitive load on FBK input
• Multiple configurations, see Table 2
• Multiple low-skew outputs
— Output-output skew less than 200 ps
— Device-device skew less than 700 ps
— Two banks of four outputs, three-stateable by two
select inputs
• 10-MHz to 133-MHz operating range
• Low jitter, less than 200 ps cycle-cycle (–1, –1H, –4)
• Advanced 0.65µ CMOS technology
• Space-saving 16-pin 150-mil SOIC/TSSOP packages
• 3.3V operation
• Spread Aware™
Functional Description
The CY23S08 is a 3.3V zero delay buffer designed to
distribute high-speed clocks in PC, workstation, datacom,
telecom, and other high-performance applications.
The part has an on-chip PLL which locks to an input clock
presented on the REF pin. The PLL feedback is required to be
driven into the FBK pin, and can be obtained from one of the
outputs. The input-to-output propagation delay is guaranteed
to be less than 350 ps, and output-to-output skew is
guaranteed to be less than 250 ps.
The CY23S08 has two banks of four outputs each, which can
be controlled by the Select inputs as shown in Table 1. If all
output clocks are not required, Bank B can be three-stated.
The select inputs also allow the input clock to be directly
applied to the output for chip and system testing purposes.
The CY23S08 PLL enters a power-down state when there are
no rising edges on the REF input. In this mode, all outputs are
three-stated and the PLL is turned off, resulting in less than
50 µA of current draw. The PLL shuts down in two additional
cases as shown in Table 1.
Multiple CY23S08 devices can accept the same input clock
and distribute it in a system. In this case, the skew between
the outputs of two devices is guaranteed to be less than
700 ps.
The CY23S08 is available in five different configurations, as
shown in Table 2. The CY23S08–1 is the base part, where the
output frequencies equal the reference if there is no counter in
the feedback path. The CY23S08–1H is the high-drive version
of the –1, and rise and fall times on this device are much faster.
The CY23S08–2 allows the user to obtain 2X and 1X
frequencies on each output bank. The exact configuration and
output frequencies depends on which output drives the
feedback pin. The CY23S08–2H is the high-drive version of
the –2, and rise and fall times on this device are much faster.
The CY23S08–3 allows the user to obtain 4X and 2X
frequencies on the outputs.
The CY23S08–4 enables the user to obtain 2X clocks on all
outputs. Thus, the part is extremely versatile, and can be used
in a variety of applications.
Block Diagram
Pin Configuration
/2
PLL
REF
MUX
Extra Divider (–3, –4)
S2
Select Input
S1
Decoding
/2
Extra Divider (–2, –2H, –3)
FBK
CLKA1
CLKA2
CLKA3
CLKA4
CLKB1
CLKB2
CLKB3
CLKB4
REF
CLKA1
CLKA2
VDD
GND
CLKB1
CLKB2
S2
SOIC
Top View
1
16
2
15
3
14
4
13
5
12
6
11
7
10
8
9
FBK
CLKA4
CLKA3
VDD
GND
CLKB4
CLKB3
S1
Cypress Semiconductor Corporation • 3901 North First Street • San Jose, CA 95134 • 408-943-2600
Document #: 38-07265 Rev. *D
Revised June 03, 2004