English
Language : 

SCG3050 Datasheet, PDF (1/12 Pages) Connor-Winfield Corporation – Synchronous Clock Generators
2111 Comprehensive Drive
Aurora, Illinois 60505
Phone: 630- 851- 4722
Fax: 630- 851- 5040
www.conwin.com
SCG3050 Series
Synchronous Clock
Generators
PLL
Bulletin
Page
Revision
Date
Issued By
SG032
1 of 12
P01
11 DEC 02
MBatts
Application
The SCG3050 is designed for use as a
reference input for OC-48 Framers and
SERDES. It generates less than 1 psRMS
jitter over the OC-48 bandwidth.
SCG3050 is well suited for use in line
cards, service termination cards and
similar functions to provide reliable
reference, phase locked, synchronization
for TDM, PDH, SONET, and SDH network
equipment. The SCG3050 provides a jitter
filtered, wander following output signal
synchronized to a superior Stratum or peer
input reference signal.
Features
• 3.3V High
Precision PLL
• Two Differential
LVPECL Outputs
@ 155.52 MHz
• 8 kHz CMOS
Input Reference
• Reference Duty
Cycle Tolerant
• Low Temperature
Reflow Surface
Mounting