English
Language : 

AR-11627 Datasheet, PDF (8/24 Pages) Conexant Systems, Inc – AccessRunner ADSL Modem Device Set for PCI Applications
AccessRunner
Pin Name
AFE_WAKEUP
SERIAL EEPROM
EEPROM_CS
EEPROM_CLK
EEPROM_DIN
EEPROM_DOUT
PCI POWER MANAGEMENT
PCI_VAUXDET
PCI_VPCIDET
PCI_VAUXEN#
PCI_VPCIEN#
PCI_VPCIPREFER
MISCELLANEOUS
GPIO[1:0]
GPIO[2:5], GPIO[8]
GPIO[6]
GPIO[7]
TDI_GPIO[9]
TMS_GPIO[10]
TRSTN_GPIO[11]
TCK
TDO
GPIN0
GPIN1
SCANEN
SCANMODE
REFCLK
POWER AND GROUND
VDD
GND
VGG1
VGG2
Controller-less ADSL Modem Device Set for PCI Applications
I/O1
Description
I (S)
DSL Power Management Wakeup Signal from AFE
O
EEPROM Chip Select
O
EEPROM Clock
I
EEPROM Data Input
O
EEPROM Data Output
I (PD,S)
I (PD,S)
O
O
I
Vaux Detect
Vpci Detect
Vaux Enable
Vpci Enable
This pin is used to determine whether Vpci or Vaux is the preferred power supply.
1=Vpci preferred, 0=Vaux preferred
I/O (PU,S)
I/O (PU)
I/O
I/O
I/O (PU)
I/O (PU)
I/O (PU)
I
O
I (S)
I (PU,S)
I (PD)
I (PD)
I
General Purpose Schmitt Input/Output
General Purpose Input/Output
General Purpose Input/Output (also used for active low reset)
General Purpose Input/Output (also used for active high reset)
JTAG test data input OR general purpose input/output. Function of this pin is
dependant upon value of JTAGEN bit. When operating in JTAG mode this signal
contains serial data that is shifted in on the rising edge of TCK.
JTAG test mode select OR general purpose input/output.
Function of this pin is dependant upon value of JTAGEN bit. When operating in JTAG
mode this siganl controls the operation of the TAP controller.
JTAG reset OR general purpose input/output.
Function of this pin is dependant upon value of JTAGEN bit. When operating in JTAG
mode, a high to low transition on this signal forces the TAP controller into a logic reset
state.
JTAG clock.
JTAG data output. This pin generates serial data that is shifted out on the falling edge
of TCK..
General purpose schmitt input (modem ring detect)
General purpose schmitt input (modem offhook)
Scan chain enable. Used to shift data in and out of the scan chain.
Scan mode enable pin. When tied high it will put the device into scan test mode.
35.328 MHz reference clock used to create the internal 53 MHz system clock
3.3V Power
Ground
I/O Clamp Power Supply for PCI Signalling Environment (connect to VIO pin of PCI
Bus)
I/O Clamp Power Supply for Backend (connect to 3.3 volt supply)
8
Conexant
Doc. No. 100394B
Proprietary Information
October 19, 1999