English
Language : 

CED01N65 Datasheet, PDF (4/4 Pages) Chino-Excel Technology – N-Channel Enhancement Mode Field Effect Transistor
CED01N65/CEU01N65
10 VDS=480V
ID=1.2A
8
6
4
2
0
0
1
2
3
4
5
6
Qg, Total Gate Charge (nC)
Figure 7. Gate Charge
VDD
RL
VIN
D
VOUT
VGS
RGEN G
S
101 RDS(ON)Limit
4
100ms
100
1ms
10ms
DC
10-1
TC=25 C
TJ=175 C
10-2 Single Pulse
100
101
102
103
VDS, Drain-Source Voltage (V)
Figure 8. Maximum Safe
Operating Area
td(on)
VOUT
t on
tr
td(off)
90%
10% INVERTED
toff
tf
90%
10%
VIN
10%
50%
90%
50%
PULSE WIDTH
Figure 9. Switching Test Circuit
Figure 10. Switching Waveforms
100
D=0.5
0.2
10-1
0.1
0.05
10-2
10-5
0.02
0.01
Single Pulse
10-4
10-3
10-2
10-1
Square Wave Pulse Duration (sec)
PDM
t1
t2
1. R JC (t)=r (t) * R JC
2. R JC=See Datasheet
3. TJM-TC = P* R JC (t)
4. Duty Cycle, D=t1/t2
100
101
Figure 11. Normalized Thermal Transient Impedance Curve
4