English
Language : 

CED540A Datasheet, PDF (1/4 Pages) Chino-Excel Technology – N-Channel Enhancement Mode Field Effect Transistor
CED540A/CEU540A
N-Channel Enhancement Mode Field Effect Transistor
FEATURES
100V, 25A, RDS(ON) = 49mΩ @VGS = 10V.
Super high dense cell design for extremely low RDS(ON).
High power and current handing capability.
Lead free product is acquired.
D
TO-251 & TO-252 package.
D
G
G
S
G
DS
CEU SERIES
TO-252(D-PAK)
CED SERIES
TO-251(I-PAK)
S
ABSOLUTE MAXIMUM RATINGS Tc = 25 C unless otherwise noted
Parameter
Symbol
Limit
Drain-Source Voltage
VDS
Gate-Source Voltage
VGS
Drain Current-Continuous
ID
Drain Current-Pulsed a
IDM
Maximum Power Dissipation @ TC = 25 C
- Derate above 25 C
PD
100
±20
25
100
68
0.45
Operating and Store Temperature Range
TJ,Tstg
-55 to 175
Thermal Characteristics
Parameter
Thermal Resistance, Junction-to-Case
Thermal Resistance, Junction-to-Ambient
Symbol
RθJC
RθJA
Limit
2.2
50
Units
V
V
A
A
W
W/ C
C
Units
C/W
C/W
Specification and data are subject to change without notice .
6 - 74
Rev .1 2006.March
http://www.cetsemi.com