English
Language : 

CAT25C128 Datasheet, PDF (10/11 Pages) Catalyst Semiconductor – 128K/256K-Bit SPI Serial CMOS E2PROM
CAT25C128/256
DESIGN CONSIDERATIONS
The CAT25C128/256 powers up in a write disable state
and in a low power standby mode. A WREN instruction
must be issued to perform any writes to the device after
power up. Also,on power up CS should be brought low
to enter a ready state and receive an instruction. After
a successful byte/page write or status register write the
CAT25C128/256 goes into a write disable mode. CS
must be set high after the proper number of clock cycles
Figure 9. HOLD Timing
CS
SCK
HOLD
tCD
tHD
tHZ
SO
Note: Dashed Line= mode (1, 1) — — — —
to start an internal write cycle. Access to the array during
an internal write cycle is ignored and programming
is continued. On power up, SO is in a high impedance.
If an invalid op code is received, no data will be shifted
into the CAT25C128/256, and the serial output pin (SO)
will remain in a high impedance state until the falling
edge of CS is detected again.
tCD
tHD
HIGH IMPEDANCE
tLZ
Figure 10. WP Timing
CS
SCK
WP
WP
Note: Dashed Line= mode (1, 1) — — — —
tWPS
tWPH
tCSH
Doc. No. 25088-00 1/01
10