English
Language : 

PACSZ1284 Datasheet, PDF (3/7 Pages) California Micro Devices Corp – P/ACTIVE IEEE 1284 ECP/EPP TERMINATION NETWORK
PACSZ1284
Specifications
PARAMETER
VCC Voltage
Input Voltage Range, no clamping
Storage Temperature Range
Power Dissipation per Resistor
Package Power Dissipation
ABSOLUTE MAXIMUM RATINGS
RATING
5.5
-0.4 to 5.5
-40 to +150
0.1
1.0
UNITS
V
V
°C
W
W
PARAMETER
VCC Voltage
Operating Temperature
STANDARD OPERATING CONDITIONS
RATING
5.0
-40 to +85
UNITS
V
°C
ELECTRICAL OPERATING CHARACTERISTICS
SYMBOL
TOLR
TOLC
ILEAK
VESDi
PARAMETER
Absolute Resistance Tolerance
Absolute Capacitance Tolerance
Leakage current to GND
ESD protection, input pins
VESD ESD protection, connector pins
VCLAMP Clamping voltage under ESD
discharge
CONDITIONS
MIN
Measured at TA=25°C
Measured at 1MHz, 2.5VDC, TA=25°C
Measured at 5.0VDC, TA=25°C
Pins 3,4,5,6,7,9,11,13, & 14, per IEC
+8
61000-4-2 specification,
Notes 1,2,3
Pins 1,2,8,10,12,15,16,17,18,19,
+30
21,23,24,25,26,27, & 28, per
IEC 61000-4-2 specification
Notes 1,2,4
ESD applied to connector pin, mea-
sured at corresponding input pin;
+8kV discharge, Human Body Model
Notes 1,2
ESD applied to connector pin,
measured at corresponding input pin;
-8kV discharge, Human Body Model;
Notes 1,2
Note 1: Guaranteed by design and characterization.
Note 2: ESD voltage applied between Input/Connector pins and ground, one pin at a time.
Note 3: Pins 3-7, 9, 11, 13, and 14 typically connect to the I/O pins of a Super I/O chip.
Note 4: Pins 1, 2, 8, 10, 12, 15-19, 21, and 23-28 typically connect to the Parallel Port connector.
TYP
1
8.3
-2.7
MAX
+20
+20
10
UNITS
%
%
µA
kV
kV
V
V
© 2003 California Micro Devices Corp. All rights reserved.
09/15/03 430 N. McCarthy Blvd., Milpitas, CA 95035-5112 L Tel: 408.263.3214 L Fax: 408.263.7846 L www.calmicro.com
3