English
Language : 

BS62LV2006_06 Datasheet, PDF (7/11 Pages) Brilliance Semiconductor – Very Low Power CMOS SRAM 256K X 8 bit
WRITE CYCLE 2 (1,6)
ADDRESS
CE1
CE2
WE
DOUT
DIN
tWC
tCW(11)
(5)
BS62LV2006
(5)
tAW tCW(11)
tWP(2)
tAS
tWHZ(4,10)
tWR2(3)
tOW
(7)
(8)
tDW
tDH
(8,9)
NOTES:
1. WE must be high during address transitions.
2. The internal write time of the memory is defined by the overlap of CE1 and CE2 active and
WE low. All signals must be active to initiate a write and any one signal can terminate a
write by going inactive. The data input setup and hold timing should be referenced to the
second transition edge of the signal that terminates the write.
3. tWR is measured from the earlier of CE1 or WE going high or CE2 going low at the end of
write cycle.
4. During this period, DQ pins are in the output state so that the input signals of opposite
phase to the outputs must not be applied.
5. If the CE1 low transition or the CE2 high transition occurs simultaneously with the WE low
transitions or after the WE transition, output remain in a high impedance state.
6. OE is continuously low (OE = VIL).
7. DOUT is the same phase of write data of this write cycle.
8. DOUT is the read data of next address.
9. If CE1 is low and CE2 is high during this period, DQ pins are in the output state. Then the
data input signals of opposite phase to the outputs must not be applied to them.
10.Transition is measured ± 500mV from steady state with CL = 5pF.
The parameter is guaranteed but not 100% tested.
11.tCW is measured from the later of CE1 going low or CE2 going high to the end of write.
R0201-BS62LV2006
7
Revision 1.3
May.
2006