English
Language : 

BS616LV4025 Datasheet, PDF (1/11 Pages) Brilliance Semiconductor – Very Low Power/Voltage CMOS SRAM 256K x 16 or 512K x 8 bit switchable
BSI Very Low Power/Voltage CMOS SRAM
256K x 16 or 512K x 8 bit switchable BS616LV4025
„ FEATURES
• Operation voltage : 4.5~5.5V
• Low power consumption :
Vcc = 5.0V C-grade: 45mA (Max.) operating current
I-grade : 50mA (Max.) operating current
1.5uA (Typ.) CMOS standby current
• High speed access time :
-70 70ns (Max.) at Vcc=5V
-55 55ns (Max.) at Vcc=5V
• Automatic power down when chip is deselected
• Three state outputs and TTL compatible
• Fully static operation
• Data retention supply voltage as low as 1.5V
• Easy expansion with CE1, CE2 and OE options
• I/O Configuration x8/x16 selectable by CIO, LB and UB pin
„ DESCRIPTION
The BS616LV4025 is a high performance, very low power CMOS Static
Random Access Memory organized as 262,144 words by 16 bits or
524,288 bytes by 8 bits selectable by CIO pin and operates from a wide
range of 4.5V to 5.5V supply voltage.
Advanced CMOS technology and circuit techniques provide both high
speed and low power features with a typical CMOS standby current
of 1.5uA and maximum access time of 70/55ns in 5V operation.
Easy memory expansion is provided by an active HIGH chip
enable2(CE2), and active LOW chip enable1(CE1), an active LOW
output enable(OE) and three-state output drivers.
The BS616LV4025 has an automatic power down feature, reducing the
power consumption significantly when chip is deselected.
The BS616LV4025 is available in DICE form and 48-pin BGA type.
„ PRODUCT FAMILY
PRODUCT FAMILY
OPERATING
TEMPERATURE
Vcc RANGE
BS616LV4025DC
BS616LV4025BC
BS616LV4025DI
BS616LV4025BI
+0 O C to +70 O C
-40 O C to +85 O C
4.5 ~ 5.5V
4.5 ~ 5.5V
„ PIN CONFIGURATION
SPEED
(ns)
Vcc = 5.0V
70 / 55
70 / 55
POWER DISSIPATION
STANDBY
(ICCSB1, Max)
Operating
(ICC, Max)
Vcc = 5.0V
Vcc = 5.0V
15uA
45mA
50uA
50mA
„ BLOCK DIAGRAM
PKG TYPE
DICE
BGA-48-0810
DICE
BGA-48-0810
A15
A14
A13
A12
A11
A10
A9
A8
A17
A7
A6
D0
.
.
.
.
D15
Address
22
Input
Buffer
Row
2048
Decoder
16(8)
.
.
.
16(8)
.
Data
Input
Buffer
16(8)
16(8)
Data
Output
Buffer
Memory Array
2048 x 2048
2048
Column I/O
Write Driver
Sense Amp
128(256)
Column Decoder
CE1
CE2
WE
OE
UB
LB
CIO
Vdd
Vss
Control
14(16)
Address Input Buffer
A16 A0 A1 A2 A3 A4 A5 (SAE)
Brilliance Semiconductor Inc. reserves the right to modify document contents without notice.
R0201-BS616LV4025
1
Revision 2.4
April 2002