|
AS4SD32M16 Datasheet, PDF (1/52 Pages) Austin Semiconductor – 512Mb: 32 Meg x 16 SDRAM Synchronous DRAM Memory | |||
|
Austin Semiconductor, Inc.
SDRAM
AS4SD32M16
512Mb: 32 Meg x 16 SDRAM
Synchronous DRAM Memory
FEATURES
⢠Full Military temp (-55°C to 125°C) processing available
⢠Configuration: 32 Meg x 16 (8 Meg x 16 x 4 banks)
⢠Fully synchronous; all signals registered on positive
edge of system clock
⢠Internal pipelined operation; column address can be
changed every clock cycle
⢠Internal banks for hiding row access/precharge
⢠Programmable burst lengths: 1, 2, 4, 8 or full page
⢠Auto Precharge, includes CONCURRENT AUTO
PRECHARGE and Auto Refresh Modes
⢠Self Refresh Mode (IT)
⢠64ms, 8,192-cycle refresh (IT)
⢠<24ms 8,192 cycle refresh (XT)
⢠WRITE Recovery (tWR = â2 CLKâ)
⢠LVTTL-compatible inputs and outputs
⢠Single +3.3V ±0.3V power supply
PIN ASSIGNMENT
(Top View)
54-Pin TSOP
OPTIONS
⢠Plastic Package - OCPL*
Copper Lead-Frame (Cu)
MARKING
DGC
⢠Timing (Cycle Time)
7.5ns @ CL = 3 (PC133) or
-75
7.5ns @ CL = 2 (PC100)
⢠Operating Temperature Ranges
-Industrial Temp (-40°C to 85° C) IT
-Industrial Plus Temp (-45°C to +105°C) ET
-Military Temp (-55°C to 125°C)
XT
32 Meg x 16
Configuration
8 Meg x 16 x 4 banks
Refresh Count
8K
Row Addressing
8K (A0-A12)
Bank Addressing
4 (BA0, BA1)
Column Addressing
1024 (A0-A9)
Note: â\â indicates an active low.
KEY TIMING PARAMETERS
SPEED
GRADE
-75
-75
CLOCK
ACCESS TIME
FREQUENCY CL = 2** CL = 3**
133 MHz
â
5.4ns
100 MHz
6ns
â
*Off-center parting line
**CL = CAS (READ) latency
SETUP
TIME
1.5ns
1.5ns
HOLD
TIME
0.8ns
0.8ns
For more products and information
please visit our web site at
www.austinsemiconductor.com
AS4SD32M16
Rev. 1.1 3/08
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
1
|
▷ |