English
Language : 

AT45DB321D_09 Datasheet, PDF (4/57 Pages) ATMEL Corporation – 32-megabit 2.7-volt DataFlash
3. Block Diagram
WP
FLASH MEMORY ARRAY
PAGE (512/528 BYTES)
BUFFER 1 (512/528 BYTES)
BUFFER 2 (512/528 BYTES)
SCK
CS
RESET
VCC
GND
RDY/BUSY
I/O INTERFACE
SI
SO
4. Memory Array
To provide optimal flexibility, the memory array of the AT45DB321D is divided into three levels of granularity comprising of
sectors, blocks, and pages. The “Memory Architecture Diagram” illustrates the breakdown of each level and details the
number of pages per sector and block. All program operations to the DataFlash occur on a page by page basis. The erase
operations can be performed at the chip, sector, block or page level.
Figure 4-1. Memory Architecture Diagram
SECTOR ARCHITECTURE
SECTOR 0a = 8 Pages
4,096/4,224 bytes
SECTOR 0a
SECTOR 0b = 120 Pages
61,440/63,360 bytes
BLOCK ARCHITECTURE
BLOCK 0
BLOCK 1
BLOCK 2
SECTOR 1 = 128 Pages
65,536/67,584 bytes
SECTOR 2 = 128 Pages
65,536/67,584 bytes
BLOCK 62
BLOCK 63
BLOCK 64
BLOCK 65
SECTOR 62 = 128 Pages
65,536/67,584 bytes
BLOCK 126
BLOCK 127
BLOCK 128
BLOCK 129
8 Pages
PAGE ARCHITECTURE
PAGE 0
PAGE 1
PAGE 6
PAGE 7
PAGE 8
PAGE 9
PAGE 14
PAGE 15
PAGE 16
PAGE 17
PAGE 18
SECTOR 63 = 128 Pages
65,536/67,586 bytes
BLOCK 1,022
BLOCK 1,023
Block = 4,096/4,224 bytes
PAGE 8,190
PAGE 8,191
Page = 512/528 bytes
4 AT45DB321D
3597N–DFLASH–04/09