English
Language : 

A16450 Datasheet, PDF (7/16 Pages) Altera Corporation – Universal Asynchronous Receiver/Transmitter
a16450 Universal Asynchronous Receiver/Transmitter Data Sheet
Table 3. Interrupt Enable Register Format
Bit Signal
Description
0 rda Received data available. When set to a logic high, bit 0 enables
interrupts when receive data is loaded in the receiver buffer
register.
1 thre Transmitter holding register empty. When set to a logic high, bit 1
enables interrupts when the transmitter holding register is empty.
2 rls Receiver line status. When set to a logic high, bit 2 enables
interrupts when the receiver line status register changes state.
3 ms Modem status. When set to a logic high, bit 3 enables interrupts
when the modem status register changes state.
7..4 –
Read-only bits that are always set to a logic low.
Interrupt Identification Register
The a16450 has a priority encoding scheme for its four interrupt sources.
Table 4 shows the encoding scheme for each of the interrupts, their
priority, and the reset mechanism for each interrupt source. When set to a
logic low, bit 0 indicates that an interrupt is pending. Bits 1 and 2 indicate
the interrupt priority, and bits 3 through 7 are read-only bits that are
always set to a logic low.
Clearing an interrupt source does not affect any lower priority interrupts
that might be pending. When the interrupt identification register is
accessed, the highest priority interrupt at the beginning of the access is
recorded in the register. Other interrupts, including those of higher
priority, are recorded but are not recognized until the current register
access is complete.
Altera Corporation
71