English
Language : 

EPM7128SLC84-10 Datasheet, PDF (38/66 Pages) Altera Corporation – Programmable Logic Device Family
MAX 7000 Programmable Logic Device Family Data Sheet
Table 26. MAX 7000 & MAX 7000E Internal Timing Parameters Note (1)
Symbol
Parameter
Conditions
tIN
tIO
tFIN
tSEXP
tPEXP
tLAD
tLAC
tIOE
tOD1
tOD2
tOD3
tZX1
tZX2
tZX3
tXZ
tSU
tH
tFSU
tFH
tRD
tCOMB
tIC
tEN
tGLOB
tPRE
tCLR
tPIA
tLPA
Input pad and buffer delay
I/O input pad and buffer delay
Fast input delay
(2)
Shared expander delay
Parallel expander delay
Logic array delay
Logic control array delay
Internal output enable delay (2)
Output buffer and pad delay
Slow slew rate = off
VCCIO = 5.0 V
Output buffer and pad delay
Slow slew rate = off
VCCIO = 3.3 V
Output buffer and pad delay
Slow slew rate = on
VCCIO = 5.0 V or 3.3 V
Output buffer enable delay
Slow slew rate = off
VCCIO = 5.0 V
Output buffer enable delay
Slow slew rate = off
VCCIO = 3.3 V
Output buffer enable delay
Slow slew rate = on
VCCIO = 5.0 V or 3.3 V
Output buffer disable delay
C1 = 35 pF
C1 = 35 pF (7)
C1 = 35 pF (2)
C1 = 35 pF
C1 = 35 pF (7)
C1 = 35 pF (2)
C1 = 5 pF
Register setup time
Register hold time
Register setup time of fast input (2)
Register hold time of fast input (2)
Register delay
Combinatorial delay
Array clock delay
Register enable time
Global control delay
Register preset time
Register clear time
PIA delay
Low-power adder
(8)
Speed Grade
-15
-15T
Min Max Min Max
2.0
2.0
2.0
2.0
2.0
–
8.0
10.0
1.0
1.0
6.0
6.0
6.0
6.0
3.0
–
4.0
4.0
-20
Min Max
3.0
3.0
4.0
9.0
2.0
8.0
8.0
4.0
5.0
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
5.0
–
6.0
ns
8.0
–
9.0
ns
6.0
6.0
10.0 ns
7.0
–
11.0 ns
10.0
–
14.0 ns
6.0
6.0
10.0 ns
4.0
4.0
4.0
ns
4.0
4.0
5.0
ns
2.0
–
4.0
ns
2.0
–
3.0
ns
1.0
1.0
1.0
ns
1.0
1.0
1.0
ns
6.0
6.0
8.0
ns
6.0
6.0
8.0
ns
1.0
1.0
3.0
ns
4.0
4.0
4.0
ns
4.0
4.0
4.0
ns
2.0
2.0
3.0
ns
13.0
15.0
15.0
ns
38
Altera Corporation