English
Language : 

AK4393 Datasheet, PDF (7/22 Pages) Asahi Kasei Microsystems – ADVANCED MULTI-BIT 96KHZ 24-BIT DAC
ASAHI KASEI
[AK4393]
SWITCHING CHARACTERISTICS
(Ta = 25°C; AVDD = 4.75~5.25V; DVDD = 3.0~5.25V; CL = 20pF)
Parameter
Symbol
min
typ
max
Units
Master Clock Timing
Normal Speed: 256fs, Double Speed: 128fs
Pulse Width Low
Pulse Width High
fCLK
7.7
tCLKL
28
tCLKH
28
13.824
MHz
ns
ns
Normal Speed: 384fs, Double Speed: 192fs
Pulse Width Low
Pulse Width High
Normal Speed: 512fs, Double Speed: 256fs
Normal Speed: 768fs, Double Speed: 384fs
Pulse Width Low
Pulse Width High
fCLK
11.5
tCLKL
20
tCLKH
20
fCLK
15.4
fCLK
23.0
tCLKL
7
tCLKH
7
20.736
27.648
41.472
MHz
ns
ns
MHz
MHz
ns
ns
LRCK Frequency
(Note 17)
Normal Speed Mode (DFS = “L”)
Double Speed Mode (DFS = “H”)
Duty Cycle
fsn
30
fsd
60
Duty
45
44.1
54
kHz
88.2
108
kHz
55
%
Serial Interface Timing
BICK Period
tBCK
140
ns
BICK Pulse Width Low
tBCKL
60
ns
Pulse Width High
tBCKH
60
ns
BICK “­” to LRCK Edge
(Note 18)
tBLR
20
ns
LRCK Edge to BICK “­”
(Note 18)
tLRB
20
ns
SDATA Hold Time
tSDH
20
ns
SDATA Setup Time
tSDS
20
ns
Control Interface Timing
CCLK Period
tCCK
200
ns
CCLK Pulse Width Low
tCCKL
80
ns
Pulse Width High
tCCKH
80
ns
CDTI Setup Time
tCDS
50
ns
CDTI Hold Time
tCDH
50
ns
CSN High Time
tCSW
150
ns
CSN “¯” to CCLK “­”
tCSS
50
ns
CCLK “­” to CSN “­”
tCSH
50
ns
Reset Timing
PDN Pulse Width
(Note 19)
tPW
150
ns
Notes: 17. When the normal and double speed modes are switched, AK4393 should be reset by PDN pin or RSTN bit.
18. BICK rising edge must not occur at the same time as LRCK edge.
19. The AK4393 can be reset by bringing PDN “L” to “H”.
When the states of CKS2-0 or DFS change, the AK4393 should be reset by PDN pin or RSTN bit.
M0039-E-01
-7-
2000/5