English
Language : 

AK4344 Datasheet, PDF (16/24 Pages) Asahi Kasei Microsystems – 100dB 96kHz 24-Bit Stereo 3.3V ΔΣ DAC
[AK4344]
(2) RESET by MCLK stop (PDN pin = “H”)
When MCLK stops, DAC is powered down but the internal register values are not initialized. The analog outputs go to
VCOM voltage.
PDN pin
(1)
Internal
State
Power-down
Normal Operation
D/A In
(Digital)
D/A Out
(Analog)
Power-down
Hi-Z
(4)
GD (2)
Clock In
MCLK, BICK, LRCK
Reset
Normal Operation
(3)
(4)
VCOM
(4)
GD (2)
(5) MCLK Stop
External
MUTE
(6)
(6)
(6)
Notes:
(1) PDN pin should be “L” for 19ms or more when an electrolytic capacitor 4.7μF is attached between VCOM pin and
VSS.
(2) The analog output corresponding to digital input has the group delay (GD).
(3) The digital data can be stopped. The click noise after MCLK is input again by inputting the “0” data to this section
can be reduced.
(4) Click noise occurs in 3 ∼ 4LRCK at both edges (↑ ↓) of PDN signal, MCLK inputs and MCLK stops. This noise is
output even if “0” data is input.
(5) The external clocks (BICK and LRCK) can be stopped in the power down mode (MCLK stop).
(6) Please mute the analog output externally if the click noise (4) influences system application. The timing example
is shown in this figure.
Figure 16. Reset Sequence Example 2
MS0641-E-00
- 16 -
2007/06