English
Language : 

UT54ACS163 Datasheet, PDF (1/10 Pages) Aeroflex Circuit Technology – 4-Bit Synchronous Counters
Standard Products
UT54ACS163/UT54ACTS163
4-Bit Synchronous Counters
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
‰ Internal look-ahead for fast counting
‰ Carry output for n-bit cascading
‰ Synchronous counting
‰ Synchronously programmable
‰ 1.2μ CMOS
- Latchup immune
‰ High speed
‰ Low power consumption
‰ Single 5 volt supply
‰ Available QML Q or V processes
‰ Flexible package
- 16-pin DIP
- 16-lead flatpack
‰ UT54ACS163 - SMD 5962-96554
‰ UT54ACTS163 - SMD 5962-96555
DESCRIPTION
The UT54ACS163 and the UT54ACTS163 are synchronous
presettable 4-bit binary counters that feature internal carry look-
ahead logic for high-speed counting designs. Synchronous op-
eration occurs by having all flip-flops clocked simultaneously
so that the outputs change coincident with each other when in-
structed by the count-enable inputs and internal gating. A buff-
ered clock input triggers the four flip-flops on the rising (posi-
tive-going) edge of the clock input waveform.
The counters are fully programmable (i.e., they may be preset
to any number between 0 and 15). Presetting is synchronous;
applying a low level at the load input disables the counter and
causes the outputs to agree with the load data after the next clock
pulse.
The clear function is synchronous and a low level at the clear
input sets all four of the flip-flop outputs low after the next clock
pulse. This synchronous clear allows the count length to be mod-
ified by decoding the Q outputs for the maximum count desired.
The counters feature a fully independent clock circuit. Changes
at control inputs (ENP, ENT, or LOAD) that modify the operat-
ing mode have no effect on the contents of the counter until
clocking occurs. The function of the counter (whether enabled,
disabled, loading, or counting) will be dictated solely by the
conditions meeting the stable setup and hold times.
The devices are characterized over full military temperature
range of -55°C to +125°C.
PINOUTS
16-Pin DIP
Top View
CLR
CLK
A
B
C
D
ENP
VSS
1 16
2 15
3 14
4 13
5 12
6 11
7 10
89
VDD
RCO
QA
QB
QC
QD
ENT
LOAD
CLR
CLK
A
B
C
D
ENP
VSS
16-Lead Flatpack
Top View
1 16
2 15
3 14
4 13
5 12
6 11
7 10
89
VDD
RCO
QA
QB
QC
QD
ENT
LOAD
LOGIC SYMBOL
(1)
CLR
(9)
LOAD
(10)
ENT
(7)
ENP
(2)
CLK
CTRDIV 16
5CT=0
M1
M2 3CT = 15
G3
G4
C5/2,3,4+
(3)
A
1,5D (1)
(4)
B
(5)
(2)
C
(4)
(6)
D
(8)
(15) RCO
(14) QA
(13) QB
(12) QC
(11) QD
Note:
1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publi-
cation 617-12.
1