English
Language : 

AD5629R Datasheet, PDF (11/32 Pages) Analog Devices – Octal, 12-/16-Bit, I2C, denseDACs with 5 ppm/°C On-Chip Reference
Data Sheet
AD5629R/AD5669R
Table 6. Pin Function Descriptions
Pin No.
LFCSP TSSOP WLCSP Mnemonic
15
1
B2
LDAC
16
2
1
3
2
4
3
5
4
6
5
7
6
8
A4
A0
B3
VDD
B4
VOUTA
B1
VOUTC
C4
VOUTE
C2
VOUTG
D3
VREFIN/VREFOUT
7
9
D2
CLR
8
10
C3
9
11
C1
10
12
D4
11
13
D1
12
14
A1
13
15
A3
VOUTH
VOUTF
VOUTD
VOUTB
GND
SDA
14
16
A4
SCL
17
N/A
N/A
Exposed Pad
(EPAD)
Description
Pulsing this pin low allows any or all DAC registers to be updated if the input registers
have new data. This allows all DAC outputs to simultaneously update. Alternatively,
this pin can be tied permanently low.
Address Input. Sets the least significant bit of the 7-bit slave address.
Power Supply Input. These parts can be operated from 2.7 V to 5.5 V. Decouple the
supply with a 10 µF capacitor in parallel with a 0.1 µF capacitor to GND.
Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.
Analog Output Voltage from DAC C. The output amplifier has rail-to-rail operation.
Analog Output Voltage from DAC E. The output amplifier has rail-to-rail operation.
Analog Output Voltage from DAC G. The output amplifier has rail-to-rail operation.
The AD5629R/AD5669R have a common pin for reference input and reference
output. When using the internal reference, this is the reference output pin. When
using an external reference, this is the reference input pin. The default for this pin is
as a reference input.
Asynchronous Clear Input. The CLR input is falling edge sensitive. When CLR is low, all
LDAC pulses are ignored. When CLR is activated, the input register and the DAC
register are updated with the data contained in the CLR code register—zero scale,
midscale, or full scale. The default setting clears the output to 0 V.
Analog Output Voltage from DAC H. The output amplifier has rail-to-rail operation.
Analog Output Voltage from DAC F. The output amplifier has rail-to-rail operation.
Analog Output Voltage from DAC D. The output amplifier has rail-to-rail operation.
Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.
Ground Reference Point for All Circuitry on the Parts.
Serial Data Input. This is used in conjunction with the SCL line to clock data into or
out of the 32-bit input shift register. It is a bidirectional, open-drain data line that
should be pulled to the supply with an external pull-up resistor.
Serial Clock Line. This is used in conjunction with the SDA line to clock data into or
out of the 32-bit input shift register.
The exposed pad must be tied to GND.
Rev. B | Page 11 of 32